Difference between revisions of "Zeljko Zilic"

From Chessprogramming wiki
Jump to: navigation, search
(Created page with "'''Home * People * Zeljko Zilic''' FILE:ZeljkoZilic.jpg|border|right|thumb|link=http://www.iml.ece.mcgill.ca/people/professors/zilic/index.php| Zeljko Zil...")
 
Line 22: Line 22:
 
==2010 ...==
 
==2010 ...==
 
* [https://dblp.uni-trier.de/pers/hd/t/Tong:Jason_G= Jason G. Tong], [[Marc Boulé]], [[Zeljko Zilic]]  ('''2010'''). ''Defining and Providing Coverage for Assertion-Based Dynamic Verification''. [https://link.springer.com/journal/10836 Journal of Electronic Testing], Vol. 26
 
* [https://dblp.uni-trier.de/pers/hd/t/Tong:Jason_G= Jason G. Tong], [[Marc Boulé]], [[Zeljko Zilic]]  ('''2010'''). ''Defining and Providing Coverage for Assertion-Based Dynamic Verification''. [https://link.springer.com/journal/10836 Journal of Electronic Testing], Vol. 26
 +
* [https://dblp.uni-trier.de/pers/hd/k/Kadric:Edin Edin Kadric], [http://my.ece.queensu.ca/people/N-Manjikian/index.html Naraig Manjikian], [[Zeljko Zilic]] ('''2012'''). ''[https://www.semanticscholar.org/paper/An-FPGA-implementation-for-a-high-speed-optical-a-Kadric-Manjikian/403966143ae4ded89f519214124761d667821a11 An FPGA implementation for a high-speed optical link with a PCIe interface]''. [https://dblp.uni-trier.de/db/conf/socc/socc2012.html SoCC 2012]
 
* [https://dblp.uni-trier.de/pers/hd/t/Tong:Jason_G= Jason G. Tong], [[Marc Boulé]], [[Zeljko Zilic]]  ('''2016'''). ''Accelerating assertion assessment using GPUs''. [https://dblp.uni-trier.de/db/conf/hldvt/hldvt2016.html HLDVT 2016]
 
* [https://dblp.uni-trier.de/pers/hd/t/Tong:Jason_G= Jason G. Tong], [[Marc Boulé]], [[Zeljko Zilic]]  ('''2016'''). ''Accelerating assertion assessment using GPUs''. [https://dblp.uni-trier.de/db/conf/hldvt/hldvt2016.html HLDVT 2016]
  

Revision as of 13:18, 17 June 2018

Home * People * Zeljko Zilic

Zeljko Zilic [1]

Zeljko Zilic,
a Croatian Canadian electrical engineer and computer scientist, and associate professor at McGill University. He holds a B. Eng from University of Zagreb and received his Ph.D. and M.Sc. from the University of Toronto. His research interests covers logic synthesis, testing, verification and debug FPGA, embedded, wireless and multiprocessor systems as well as algebraic, combinatorial and quantum algorithms [2].

Selected Publications

[3] [4]

1990 ...

2000 ...

2010 ...

External Links

References

Up one level